URI | http://purl.tuc.gr/dl/dias/12E9AEC6-B0B9-4E11-8E32-9BC8C8E704DB | - |
Identifier | https://doi.org/10.3233/APC200099 | - |
Identifier | https://ebooks.iospress.nl/doi/10.3233/APC200099 | - |
Language | en | - |
Extent | 10 pages | en |
Title | Accelerating binarized convolutional neural networks with dynamic partial reconfiguration on disaggregated FPGAs | en |
Creator | Skrimponis Panagiotis | en |
Creator | Pissadakis Emmanouil | en |
Creator | Πισσαδακης Εμμανουηλ | el |
Creator | Alachiotis Nikolaos | en |
Creator | Pnevmatikatos Dionysios | en |
Creator | Πνευματικατος Διονυσιος | el |
Publisher | IOS Press | en |
Content Summary | Convolutional Neural Networks (CNNs) currently dominate the fields of artificial intelligence and machine learning due to their high accuracy. However, their computational and memory needs intensify with the complexity of the problems they are deployed to address, frequently requiring highly parallel and/or accelerated solutions. Recent advances in machine learning showcased the potential of CNNs with reduced precision, by relying on binarized weights and activations, thereby leading to Binarized Neural Networks (BNNs). Due to the embarassingly parallel and discrete arithmetic nature of the required operations, BNNs fit well to FPGA technology, thus allowing to considerably scale up problem complexity. However, the fixed amount of resources per chip introduces an upper bound on the dimensions of the problems that FPGA-accelerated BNNs can solve. To this end, we explore the potential of remote FPGAs operating in tandem within a disaggregated computing environment to accelerate BNN computations, and exploit dynamic partial reconfiguration (DPR) to boost aggregate system performance. We find that DPR alone boosts throughput performance of a fixed set of BNN accelerators deployed on a remote FPGA by up to 3x in comparison with a static design that deploys the same accelerator cores on a software-programmable FPGA locally. In addition, performance increases linearly with the number of remote devices when inter-FPGA communication is reduced. To exploit DPR on remote FPGAs and reduce communication, we adopt a versatile remote-accelerator deployment framework for disaggregated datacenters, thereby boosting BNN performance with negligible development effort. | en |
Type of Item | Κεφάλαιο σε Βιβλίο | el |
Type of Item | Book Chapter | en |
License | http://creativecommons.org/licenses/by-nc/4.0/ | en |
Date of Item | 2022-07-21 | - |
Date of Publication | 2020 | - |
Subject | Binarized Neural Network | en |
Subject | FPGA accelerator | en |
Subject | Dynamic Partial Reconfiguration | en |
Bibliographic Citation | P. Skrimponis, E. Pissadakis, N. Alachiotis, and D. Pnevmatikatos, “Accelerating binarized convolutional neural networks with dynamic partial reconfiguration on disaggregated FPGAs,” in Parallel Computing: Technology Trends, vol 36, Advances in Parallel Computing, I. Foster, G. R. Joubert, L. Kučera, W. E. Nagel, F. Peters, Eds., Amsterdam, The Netherlands: IOS Press, 2020, pp. 691 - 700, doi: 10.3233/APC200099. | en |
Book Title | Parallel Computing: Technology Trends | en |
Book Edition | 36 | - |
Book Series | Advances in Parallel Computing | en |