URI | http://purl.tuc.gr/dl/dias/59B2DB62-0012-477D-8859-FBCD9D138995 | - |
Αναγνωριστικό | https://doi.org/10.1109/ISVLSI.2003.1183479 | - |
Γλώσσα | en | - |
Μέγεθος | 2 pages | en |
Τίτλος | Titan II : An IPComp processor for 10Gbit/sec networks | en |
Δημιουργός | Papaefstathiou Ioannis | en |
Δημιουργός | Παπαευσταθιου Ιωαννης | el |
Εκδότης | Institute of Electrical and Electronics Engineers | en |
Περίληψη | As it has already been proved, link layer compression is very effective when used in packet networks. In particular, IP payload compression is especially useful when encryption is applied to the network packets. Encrypting the IP packets causes the data to be random in nature, rendering compression at lower protocol layers. As a result, and since it is believed encryption will be applied to the vast majority of IP networks in the near future, we claim that an IP packet compressor will be required for taking full advantage of the capabilities of the future networks. However one of the major problems with such network compression schemes, is that there should exist hardware modules capable of compressing the network streams up to the speed of the state-of-the-art links. In this paper we present such a hardware compressor/decompressor core that can work at speeds up to 10Gb/sec it is fairly inexpensive and can very easily be plugged into an existing network node without causing any side effects. The presented design can be easily incorporated in a network System-on-a-Chip (Soc). | en |
Τύπος | Πλήρης Δημοσίευση σε Συνέδριο | el |
Τύπος | Conference Full Paper | en |
Άδεια Χρήσης | http://creativecommons.org/licenses/by/4.0/ | en |
Ημερομηνία | 2015-11-16 | - |
Ημερομηνία Δημοσίευσης | 2003 | - |
Βιβλιογραφική Αναφορά | I. Papaefstathiou, "Titan II: an IPComp processor for 10Gbit/sec networks," in IEEE Computer Society Annual Symposium on VLSI, 2003, pp. 234 - 235. doi: 10.1109/ISVLSI.2003.1183479 | en |