URI | http://purl.tuc.gr/dl/dias/CD2FB636-728F-4B6F-9C52-246C8F077C2C | - |
Identifier | http://link.springer.com/article/10.1023/A%3A1008197523254 | - |
Identifier | https://doi.org/10.1023/A:1008197523254 | - |
Language | en | - |
Extent | 18 pages | en |
Title | A configurable logic based architecture for real-time continuous speech recognition using hidden Markov models | en |
Creator | Stogiannos, Panagio̲ti̲s | en |
Creator | Dollas Apostolos | en |
Creator | Δολλας Αποστολος | el |
Creator | Digalakis Vasilis | en |
Creator | Διγαλακης Βασιλης | el |
Publisher | Kluwer | en |
Content Summary | An architecture is presented for real-time continuous speech recognition based on a modified hidden Markov model. The algorithm is adapted to the needs of continuous speech recognition by efficient encoding of the state space, and logarithmic encoding of the weights so that products can be computed as sums. The paper presents the algorithm and its application related modifications, the mapping of the algorithm to a special purpose architecture, and the detailed design of this architecture using configurable logic. Emphasis is given on how the attributes of the algorithm are exploited in a configurable logic based design. A concrete design example is presented with a coprocessor engine having one large FPGA, 64 Mbytes of synchronous DRAM (SDRAM), a small FPGA as a SDRAM controller, and 2 Mbytes SRAM. This engine operating at 66 MHz performs roughly nine times as fast as a high end personal computer running a fully optimized version of the same algorithm. | en |
Type of Item | Peer-Reviewed Journal Publication | en |
Type of Item | Δημοσίευση σε Περιοδικό με Κριτές | el |
License | http://creativecommons.org/licenses/by/4.0/ | en |
Date of Item | 2015-11-14 | - |
Date of Publication | 2000 | - |
Subject | Speech recognition | en |
Bibliographic Citation | P. Stogiannos, A. Dollas and V. Digalakis, "A configurable logic based architecture for real-time continuous speech recognition using hidden Markov models," J. VLSI Signal Process. Syst. Signal Image Video Technol., vol. 24, no. 2-3, pp. 223-240, Mar. 2000. doi:10.1023/A:1008197523254 | en |