URI | http://purl.tuc.gr/dl/dias/596B63BB-2C40-41D1-9793-49EC6C01F70F | - |
Αναγνωριστικό | https://doi.org/10.1109/FPL.2009.5272319 | - |
Γλώσσα | en | - |
Μέγεθος | 6 pages | en |
Τίτλος | A novel SRAM-based FPGA architecture for efficient TMR fault tolerance support | en |
Δημιουργός | Pnevmatikatos Dionysios | en |
Δημιουργός | Πνευματικατος Διονυσιος | el |
Δημιουργός | Konstantinos Kyriakoulakos | en |
Εκδότης | Institute of Electrical and Electronics Engineers | en |
Περίληψη | This paper proposes a novel SRAM based FPGA architecture that is suitable for mapping designs when fault tolerance is desirable. TMR has been successfully applied in FPGAs to mitigate transient faults, which are likely to occur in harsh environments such as in space applications. In addition, fault tolerance techniques gain importance as feature sizes shrink and make circuits less reliable. However, TMR comes at high area penalty, which increases as the TMR grain becomes finer. We propose a slight modification to existing SRAM based FPGA architectures to support fine grain redundancy at an area cost even less than 3times (1.76times in average for our benchmark circuits). Our approach also provides accurate fault location and allows smaller and more infrequent reconfigurations saving both reconfiguration time and power.
| en |
Τύπος | Πλήρης Δημοσίευση σε Συνέδριο | el |
Τύπος | Conference Full Paper | en |
Άδεια Χρήσης | http://creativecommons.org/licenses/by/4.0/ | en |
Ημερομηνία | 2015-10-19 | - |
Ημερομηνία Δημοσίευσης | 2009 | - |
Βιβλιογραφική Αναφορά | K. Kyriakoulakos, D. Pnevmatikatos, "A novel SRAM- based FPGA architecture for efficient TMR fault tolerance support,"in 2009 19th Intern. Conf. on Field Programmable , Logic and Appl. (FPL), pp.193 - 198. doi:10.1109/FPL.2009.5272319 | en |