URI | http://purl.tuc.gr/dl/dias/E33906EC-4269-456E-AAA4-F110ACCD0179 | - |
Αναγνωριστικό | 10.1109/ASIC.1999.806492 | - |
Γλώσσα | en | - |
Μέγεθος | 5 pages | en |
Τίτλος | ATLAS II: οptimizing a 10Gbps σingle-chip ATM switch | el |
Δημιουργός | Pnevmatikatos Dionysios | en |
Δημιουργός | Πνευματικατος Διονυσιος | el |
Δημιουργός | George Kornaros | en |
Περίληψη | We describe ATLAS II, an optimized version of the ATLAS I ATM
switch. While in ATLAS I we concentrated on correctness, in ATLAS II we
concentrate on optimizing the area and the performance of the switch. To
achieve these goals we utilize improved design techniques and circuitry,
and we eliminate functionalities of marginal benefit. Our results show
that we can achieve significant performance and cost benefits, requiring
only a small increment in manpower
| en |
Τύπος | Αφίσα σε Συνέδριο | el |
Τύπος | Conference Poster | en |
Άδεια Χρήσης | http://creativecommons.org/licenses/by/4.0/ | en |
Ημερομηνία | 2015-10-19 | - |
Ημερομηνία Δημοσίευσης | 1999 | - |
Βιβλιογραφική Αναφορά | D.Pnevmatikatos ,Georgios Kornaros, "ATLAS II: Optimizing a 10Gbps single-chip ATM switch,’"in 1999 12th Annual 1999 IEEE Intern. ASIC/SOC Conf. ,doi:10.1109/ASIC.1999.806492 | en |